Skip to main content
ICARUS
Integrated Circuits for Analog and RF µ-Systems
Main Menu
Home
Research
People
Publications
Resources
For Students
Contacts
User login
Username
*
Password
*
Request new password
You are here
Home
Biblio
Export 9 results:
BibTeX
RTF
Tagged
EndNote XML
Author
Title
Type
[
Year
]
Filters:
Author
is
Padovan, Fabio
[Clear All Filters]
2024
L. Grimaldi
,
Iesurum, A.
,
Boi, G.
,
Versolatto, F.
,
Steffan, G.
,
Padovan, F.
,
Koltsov, H.
,
Bevilacqua, A.
, and
Cherniak, D.
,
“
A 48-58GHz Frac-N DPLL achieving 137fs integrated jitter and fast locking time below 1μs
”
, in
2024 IEEE European Solid-State Electronics Research Conference (ESSERC)
, 2024.
DOI
Google Scholar
BibTeX
RTF
Tagged
EndNote XML
A. Iesurum
,
Manente, D.
,
Padovan, F.
,
Bassi, M.
, and
Bevilacqua, A.
,
“
Analysis and Design of Coupled PLL-Based CMOS Quadrature VCOs
”
,
IEEE Journal of Solid-State Circuits
, vol. 59, pp. 294-306, 2024.
DOI
Google Scholar
BibTeX
RTF
Tagged
EndNote XML
2023
D. Manente
,
Quadrelli, F.
,
Padovan, F.
,
Bassi, M.
,
Mazzanti, A.
, and
Bevilacqua, A.
,
“
A Compensation and Calibration Technique for Lumped Hybrid Couplers in Integrated Image-Reject Architectures
”
,
IEEE Transactions on Circuits and Systems I: Regular Papers
, vol. 70, pp. 607-617, 2023.
DOI
Google Scholar
BibTeX
RTF
Tagged
EndNote XML
2022
L. Tomasin
,
Andreani, P.
,
Boi, G.
,
Padovan, F.
, and
Bevilacqua, A.
,
“
A 12-GHz Reconfigurable Multicore CMOS DCO, With a Time-Variant Analysis of the Impact of Reconfiguration Switches on Phase Noise
”
,
IEEE Journal of Solid-State Circuits
, vol. 57, pp. 2802-2811, 2022.
DOI
Google Scholar
BibTeX
RTF
Tagged
EndNote XML
A. Iesurum
,
Manente, D.
,
Padovan, F.
,
Bassi, M.
, and
Bevilacqua, A.
,
“
A 24 GHz Quadrature VCO Based on Coupled PLL with -134 dBc/Hz Phase Noise at 10 MHz Offset in 28 nm CMOS
”
, in
ESSCIRC 2022- IEEE 48th European Solid State Circuits Conference (ESSCIRC)
, 2022.
DOI
Google Scholar
BibTeX
RTF
Tagged
EndNote XML
F. Quadrelli
,
Manente, D.
,
Seebacher, D.
,
Padovan, F.
,
Bassi, M.
,
Mazzanti, A.
, and
Bevilacqua, A.
,
“
A Broadband 22-31-GHz Bidirectional Image-Reject Up/Down Converter Module in 28-nm CMOS for 5G Communications
”
,
IEEE Journal of Solid-State Circuits
, vol. 57, pp. 1968-1981, 2022.
DOI
Google Scholar
BibTeX
RTF
Tagged
EndNote XML
2021
L. Tomasin
,
Boi, G.
,
Padovan, F.
, and
Bevilacqua, A.
,
“
A 10.7–14.1 GHz Reconfigurable Octacore DCO with −126 dBc/Hz Phase Noise at 1 MHz offset in 28 nm CMOS
”
, in
2021 IEEE Radio Frequency Integrated Circuits Symposium (RFIC)
, 2021.
DOI
Google Scholar
BibTeX
RTF
Tagged
EndNote XML
A. Franceschin
,
Quadrelli, F.
,
Padovan, F.
,
Bassi, M.
,
Mazzanti, A.
, and
Bevilacqua, A.
,
“
A 20-GHz Class-C VCO With 80-GHz Fourth-Harmonic Output in 28-nm CMOS
”
,
IEEE Microwave and Wireless Components Letters
, vol. 31, pp. 1154-1157, 2021.
DOI
Google Scholar
BibTeX
RTF
Tagged
EndNote XML
2013
F. Padovan
,
Tiebout, M.
,
Mertens, K.
,
Bevilacqua, A.
, and
Neviani, A.
,
“
A K-band SiGe bipolar VCO with transformer-coupled varactor for backhaul links
”
, in
2013 IEEE 13th Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems (SiRF),
, 2013, pp. 108-110.
DOI
Google Scholar
BibTeX
RTF
Tagged
EndNote XML
Recent Publications
A Highly Integrated Dual-Path Step-Down Hybrid DC–DC Converter With Self-Balanced Flying Capacitor and Reduced Inductor Current
Efficiency Optimization of Voltage-Mode CMOS Digital Doherty Power Amplifiers
A 5.1–10.5 GHz SiGe BiCMOS Power Amplifier for 6GNR with 29 dBm PSAT and 40.1% PAE
Analysis of Hybrid Dual-Path Step-Down Topology for High-Frequency, Integrated Dc-Dc Converters
A 0.7 V Multi-Class Digital Doherty Power Amplifier for BLE Applications With 41% Peak DE in 22 nm CMOS
More...