Title | A 39-GHz Frequency Tripler With >40-dBc Harmonic Rejection for 5G Communication Systems in 28-nm Bulk CMOS |
Publication Type | Journal Article |
Year of Publication | 2019 |
Authors | Bassi, M, Boi, G, Padovan, F, Fritzin, J, Di Martino, S, Knauder, D, Bevilacqua, A |
Journal | IEEE Solid-State Circuits Letters |
Volume | 2 |
Pagination | 107-110 |
Date Published | Sep. |
ISSN | 2573-9603 |
Keywords | 5G communication systems, 5G mobile communication, Bandwidth, BiCMOS technologies, bulk CMOS technology, carrier signal generation, CMOS, CMOS analogue integrated circuits, communication systems, edge-combining concept, field effect MMIC, fifth generation (5G), frequency 39 GHz, Frequency conversion, Frequency measurement, frequency multiplier, frequency multipliers, frequency tripler, Harmonic analysis, harmonic rejection, harmonics suppression, high harmonic rejection ratio, injection locked oscillators, low phase noise, low spur level, mm-waves, MMIC frequency convertors, multipoint injection-locked ring oscillator, phase noise, power 25.0 mW, radar, Ring oscillators, robust rejection ratio, single-stage polyphase filter, size 28 nm, tripler, V, voltage 0.9 V |
DOI | 10.1109/LSSC.2019.2930198 |