You are here

A novel architecture to reduce complexity in hard disk read channel based on fractionally spaced equalization

TitleA novel architecture to reduce complexity in hard disk read channel based on fractionally spaced equalization
Publication TypeConference Paper
Year of Publication2001
AuthorsGerosa, A, Neviani, A, Xotta, A, Mian, GA
Conference NameElectronics, Circuits and Systems, 2001. ICECS 2001. The 8th IEEE International Conference on
Keywords0.35 micron, 0.35 mu, 300 MHz, 700 mW, analogue integrated circuits, anti-alias filter, bandwidth tunability, bit error rate, circuit bandwidth, CMOS memory circuits, CMOS technology, data rate, digital simulation, disc drives, equalisers, equalizer, fractionally spaced equalization, frequency errors, hard discs, hard disk drives, m, MATLAB, memory architecture, power consumption, pulse shaping circuits, pulse shaping precision, sampled data circuits, sampling phase, storage density, variable delay filter
DOI10.1109/ICECS.2001.957696
Full Text