A. Gerosa, Neviani, A., Xotta, A., and Mian, G. A.,
“A novel architecture to reduce complexity in hard disk read channel based on fractionally spaced equalization”, in
Electronics, Circuits and Systems, 2001. ICECS 2001. The 8th IEEE International Conference on, 2001, vol. 2, pp. 1099 -1102 vol.2.
A. Gerosa, Cortelazzo, G. M., Baschirotto, A., and Malavasi, E.,
“2D video rate SC FIR filters based on analog RAMs”,
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on, vol. 46, pp. 1348 -1360, 1999.
A. Gerosa, Xotta, A., Neviani, A., and Mian, G. A.,
“Frequency Offset Compensation in Fractionally Spaced Equalization”,
IEE PROCEEDINGS. CIRCUITS, DEVICES AND SYSTEMS, vol. 150, pp. 134–140, 2003.
A. Gerosa,
Elettronica Digitale, Esercizi risolti. PADOVA: Edizioni Libreria Progetto, 2006, pp. 1–216.
A. Gerosa,
“A ready-to-use design procedure for operational transconductance amplifiers that minimizes power consumption”, in
Electronics, Circuits and Systems, 2001. ICECS 2001. The 8th IEEE International Conference on, 2001, vol. 2, pp. 949 -952 vol.2.
A. Gerosa, Bernardini, R., and Pietri, S.,
“A Fully Integrated Chaotic System for the Generation of Truly Random Numbers”,
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I. FUNDAMENTAL THEORY AND APPLICATIONS, vol. 49, pp. 993–1000, 2002.
A. Graell i Amat, Benedetto, S., Montorsi, G., Vogrig, D., Neviani, A., and Gerosa, A.,
“Design, Simulation, and Testing of a CMOS Analog Decoder for the Block Length-40 UMTS Turbo Code”,
Communications, IEEE Transactions on, vol. 54, pp. 1973 -1982, 2006.